- Fast Access Time-450 ns Max. - Single +5V±10% Power Supply - Intel MCS 80 and 85 Compatible - Three Programmable Chip Selects for Simple Memory Expansion and System Interface - EPROM/ROM Pin Compatible for Cost-Effective System Development - Completly Static Operation - Inputs and Outputs TTL Compatible - Three-State Output for Direct Bus Interface The Intel® 2316E is a 16,384-bit static, N-channel MOS read only memory (ROM) organized as 2048 words by 8 bits. Its high bit density is ideal for large, non-volatile data storage applications such as program storage. The three-state outputs and TTL input/output levels allow for direct interface with common system bus structures. The 2316E single +5V power supply and 450 ns access time are both ideal for usage with high performance microcomputers such as the Intel MCS<sup>TM</sup>-80 and MCS<sup>TM</sup>-85 devices. A cost-effective system development program may be implemented by using the pin compatible Intel 2716 16K UV EPROM for prototyping and the lower cost 2316E ROM for production. The 2716 is fully compatible to the 2316E in all respects. The three 2316E programmable chip selects may be defined by the user and are fixed during the masking process. To simplify the conversion from 2716 prototyping to 2316E production, it is recommended that the 2316E programmable chip select logic levels be defined the same as that shown in the below data sheet pin configuration. This pin configuration and these chip select logic levels are the same as the 2716. #### PIN CONFIGURATION **BLOCK DIAGRAM** Do D1 D2 D3 D4 D5 D6 D7 **-o** ∨<sub>cc</sub> 24 VCC O GND 23 AB 22 A9 DECODE 21 CS3 4 4 4 20 CS1 A2 🗖 19 A 10 Y DECODER 1 OF 16 x 8 A1 [ 18 CS2 BUFFERS CHIP SELECT 17 07 A0 [ PROG D<sub>0</sub> 🗖 9 16 D D6 ADDRESS INPUT D1 10 15 D D5 128 D<sub>2</sub> 11 14 0 04 - CS 13 D D3 16, 384 BIT CHIP SELECT - ČŠ<sub>2</sub> PIN NAMES BUFFERS ADDRESS INPUTS DATA OUTPUTS CS1-CS3 CHIP SELECT INPUTS # PRELIMINARY Notice: This is not a final specification. Some parametric limits are subject to change. #### **ABSOLUTE MAXIMUM RATINGS\*** | Ambient Temperature Under Bias | | |---------------------------------|----------------| | Storage Temperature | 65°C to +150°C | | Voltage On Any Pin With Respect | | | to Ground | 0.5V to +7V | | Power Dissination | 1.0 Watt | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### D.C. AND OPERATING CHARACTERISTICS $T_A = 0^{\circ} C$ to $+70^{\circ} C$ , $V_{CC} = 5V \pm 10\%$ , unless otherwise specified. | SYMBOL | D. D. M. T. T. D. | LIMITS | | | | | |------------------|----------------------------------------|--------|----------------------------|-----------------------|------|------------------------------------------| | | PARAMETER | MIN. | I. TYP. <sup>(1)</sup> MAX | | UNIT | TEST CONDITIONS | | 1 <sub>L1</sub> | Input Load Current<br>(All Input Pins) | | | 10 | μΑ | V <sub>IN</sub> = 0 to 5.25V | | I <sub>LOH</sub> | Output Leakage Current | | | 10 | μΑ | Chip Deselected, V <sub>OUT</sub> = 4.0V | | I <sub>LOL</sub> | Output Leakage Current | | | -20 | μΑ | Chip Deselected, V <sub>OUT</sub> = 0.4V | | Icc | Power Supply Current | | 70 | 120 | mA | All Inputs 5.25V Data Out Open | | VIL | Input "Low" Voltage | -0.5 | | 0.8 | ٧ | | | V <sub>IH</sub> | Input "High" Voltage | 2.4 | | V <sub>CC</sub> +1.0V | ٧ | | | VOL | Output "Low" Voltage | | | 0.4 | ٧ | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output "High" Voltage | 2.4 | | | ٧ | Ι <sub>ΟΗ</sub> = – 400 μΑ | **NOTE:** 1. Typical values for $T_A = 25^{\circ}C$ and nominal supply voltage. #### A.C. CHARACTERISTICS $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = +5V \pm 10\%$ , unless otherwise specified. | SYMBOL | PARAMETER | LIF | UNIT | | |-----------------|-----------------------------------------------|------|------|------| | STIVIBOL | | MIN. | MAX. | UNIT | | t <sub>A</sub> | Address to Output Delay Time | | 450 | ns | | tco | Chip Select to Output Enable Delay Time | | 120 | ns | | t <sub>DF</sub> | Chip Deselect to Output Data Float Delay Time | 10 | 100 | ns | # CONDITIONS OF TEST FOR A.C. CHARACTERISTICS | ۲ | |----| | ٧ | | ns | | | | ٧ | | ٧ | | | # CAPACITANCE<sup>(2)</sup> T<sub>A</sub> = 25°C, f = 1 MHz | CV44DQ1 | TEAT | LIMITS | | | |------------------|-----------------------------------------------------|--------|-------|--| | SYMBOL | TEST | TYP. | MAX. | | | C <sub>IN</sub> | All Pins Except Pin Under<br>Test Tied to AC Ground | 5 pF | 10 pF | | | C <sub>OUT</sub> | All Pins Except Pin Under<br>Test Tied to AC Ground | 10 pF | 15 pF | | NOTE: 2. This parameter is periodically sampled and is not 100% tested. ### A.C. Waveforms # Typical System Application (8K × 8 ROM Memory)