DF1: Difference between revisions

7,147 bytes added ,  6 December 2023
no edit summary
No edit summary
No edit summary
(46 intermediate revisions by 5 users not shown)
Line 1: Line 1:
{{Plugin Sidebar|
{{Plugin Sidebar
title=Tektronix DF1|
|manufacturer=Tektronix
summary="Display Formatter"|
|series=7D01
image=Tek df1 front.JPG|  
|type=DF1
caption=DF1 front panel|
|summary=display formatter
years=? – ?|
|image=Tek df1 front.JPG
type=Display Formatter|
|caption=DF1 front panel
series=[[7D01]]|
|introduced=1976
manuals=
|discontinued=1985
* [http://w140.com/smb/df1_sm.pdf Tektronix DF1 Manual (OCR, PDF)]
|designers=Murlan Kaufman;Dave Lowry;Jeff Bradford;Ed Wolf
|manuals=
'''DF1'''
* [[Media:070-2149-00.pdf|DF1 Operators Manual]] (OCR)
* [[Media:070-2150-00.pdf|DF1 Instruction Manual]] (OCR)
* [[Media:DF1 Brochure 1976.pdf|Tektronix DF1 Brochure 1976]]
 
'''DF2'''
* [[Media:070-2478-00.pdf|Tektronix DF2 Manual]] (OCR)
* [[Media:Tek_DF1_DF2_Anleitung_Deutsch.pdf|Tektronix DF1/DF2 Anleitung]] (Operators Manual, German, OCR)
 
{{ROM Images}}
* U284: [[Media:156-0899-00.bin|156-0899-00]] (2k×8, GI RO-3-8316 or [[Mostek MK31000]])
* U294: [[Media:156-0900-00.bin|156-0900-00]] (2k×8, GI RO-3-8316 or [[Mostek MK31000]])
* U820: [[Media:156-1132-00.bin|156-1132-00]] (2k×8, [[6831B]], DF2 only)
}}
The '''Tektronix DF1''', [[introduced in 1977]], is a "display formatter" for use with the [[7D01|7D01 logic analyzer]]. It adds "data domain displays" (binary, octal and hexadecimal state tables, and a function map display) to the 7D01's time-domain display. It can store a reference table, to which the captured data can be compared.  The DF1 was [[introduced in 1977]].
 
The '''Tektronix DF2''', [[introduced in 1978]], is the same as the DF1 with the exception of an added front-panel "Menu" key and an additional ROM (on a daughter board) that supports GPIB and ASCII modes. 
 
The DF2 does not have a GPIB interface, it can only analyze external GPIB traffic.  For this purpose, a [[103-0209-00|103-0209-00 GPIB to probe comb adapter]] was supplied with the DF2, which connects GPIB DIO1..DIO8 to CH8..CH15, DAV to the CLOCK input, ATN to CH7, EOI to CH6, SRQ to CH5, and REN to CH4.  GPIB signals DAV, NRFD, NDAC and IFC brought out to pins on the connector.  CH3..0 are user defined inputs that can track any of these signals, or others as needed.  For GPIB analysis, bus data is acquired synchronously using the negative-going edge of the GPIB DAV (Data Valid) line as an external clock.
 
From TekScope V.8 N.4 1976:
<blockquote>
Project manager for the DF1/DF2 was [[Murlan Kaufman]], with [[Dave Lowry]] and [[Jeff Bradford]] doing the electrical and software design, and [[Ed Wolfe]] doing mechanical design.
[[Roy Kaufman]] and [[Joe Gaudio]], Evaluation Engineers, and [[Dave McCullough]], Marketing Program Manager, also made valuable contributions.
Special thanks are due to [[Jack Lyngdal]] and [[Nick Colvin]], Manufacturing; [[Betty Spohn]], ECB; [[Jan Bowden]], Prototypes; and to everyone else who contributed to a a speedy, efficient completion of the project.
</blockquote>
 
{{BeginSpecs}}
{{Spec | Memory | One reference table memory, 1kB, same as 7D01 capacity (max. 16 channels at 254 bits/ch), plus 1kB display RAM }}
{{Spec | Display modes |
'''7D01/DF1 or DF2'''
* Timing: Standard 7D01 display – 4, 8 or 16 bits
* State table: Hexadecimal, octal, or binary formats; two tables (reference, 7D01 memory) of 17 lines of 16-bit words
* Map: Dot display of the 16 data channels in X-Y coordinate points. Each dot location represents one possible combination of up to 16 inputs to the 7D01.
'''7D01/DF2'''
* GPIB: Displays 17 lines of decoded GPIB operations and/or ASCII data, and up to four user-defined input signal states.
* ASCII: Displays 17 lines of decoded ASCII character along with its binary, octal, or hex value, in either 8– or 16–bit modes.
}}
}}
{{Spec | Reset output | Positive 100 μs pulse, ≤0.4 V / ≥2.4 V }}
{{EndSpecs}}
==Links==
{{Documents|Link=DF1}}
==Internals==
An internal jumper allows the user to select the source of the on-screen readout in timing diagram mode, which can be either the mainframe readout supplied by the 7D01, or superimposed by the DF1/DF2.  The latter is the standard setting and allows the DF1/DF2+7D01 combination to be used in mainframes without readout, e.g. the large-screen [[7603N]].
The DF1/DF2 has no direct connection to the scope mainframe − it attaches to the 7D01 through a 50-pin [[D-sub connector]] on the right side panel only.  The DF1/DF2 and 7D01 are mechanically coupled by three nylon standoffs that slide into cutouts in the 7D01's case rails. The bottom two standoffs are fixed and are inserted first, then the connector is plugged in and the third, sliding, stand-off at the top is moved to its locked position.


The Tektronix DF1 is a display formatter for use with the [[7D01]] logic analyzer.
The DF1/DF2 is built around a [[Motorola 6800]] microprocessor with two (DF2: three) 2K×8 masked ROMs and sixteen 1K×1 SRAMs ([[Intel 2102]]).  


* [http://w140.com/smb/df1_sm.pdf Tektronix DF1 Manual (OCR, PDF)]
The DF1, DF2 and 7D01 are often affected by [[bad TI IC sockets]] and/or ROM failures, see [[7D01/Repairs|the Repairs tab]].


===Memory map===
<small>
{| class="wikitable"
|-
! Address (hex)
! Use
|-
| 0000-007F || Scratchpad RAM (U274, Motorola 6810A)
|-
| 0080-00FF || I/O registers
|-
| 4000-47FF || ROM U820 on DF2 expansion board (156-1132-00, 2k×8, [[6831B]])
|-
| 4800-4FFF || ROM socket on DF2 expansion board, unused
|-
| 5000-57FF || ROM socket on DF2 expansion board, unused
|-
| 5800-5FFF || ROM socket on DF2 expansion board, unused
|-
| 6000-63FF || 1k RAM
|-
| 8000-63FF || 1k display RAM, "write-only"
|-
| Axxx      || Vertical map address register (→ U552, U554)
|-
| Cxxx      || Horizontal map address register (→ U452, U454)
|-
| F000-F7FF || ROM U294 (156-0900-00, 2k×8, GI RO-3-8316 or [[Mostek MK31000]])
|-
| F800-FFFF || ROM U284 (156-0899-00, 2k×8, GI RO-3-8316 or [[Mostek MK31000]])
|-
|}
</small>
==Links==
* Dave Lowry, Jeff Bradford: ''A display formatter — the indispensable tool for the data domain.'' In [[Media:Tekscope_1976_V8_N4_with_Supplement.pdf|TekScope Vol. 8 No. 4, Winter 1976]]
==Pictures==
===DF1===
<gallery>
Tek df1 front.JPG                              | DF1 front panel
Tek 7d01 and df1 in 7313.jpg                    | [[7D01]] and DF1 in [[7313]]
Tek DF1 right 0670-4661-01.jpg                  | DF1 internal, right side
Tek DF1 left 0670-4662-00 with ROMs removed.jpg | DF1 internal, left side, ROM chips removed from sockets
Tek DF1 left with ROM adapter.jpg              | DF1 internal, left side, with [[7D01/Repairs|ROM replacement piggyback board]] (prototype)
Tek DF1 ROM piggyback PCB.jpg                  | [[7D01/Repairs|ROM replacement piggyback board]] (production)
Tek DF1 keyboard PCB.jpg                        | DF1 front with faceplate removed, showing keyboard PCB. Note three unpopulated key positions.
Tek df1 internal right.jpg
Tek df1 side connector.JPG | Side connector
Tek df1 right internal1.jpg
Tek df1 right internal2.jpg
Tek df1 right internal3.jpg
</gallery>
===DF2===
<gallery>
<gallery>
File:Tek df1 front.JPG|Front
Tek df2.jpg                | DF2 front panel
File:Tek df1 internal.JPG|Internal
Tek df2 7d01 lit.jpg
File:Tek df1 side connector.JPG|Side connector
</gallery>
</gallery>
===Displays===
<gallery>
DF2 display 01.jpg | Timing diagram with mainframe readout
DF2 display 09.jpg | Timing diagram with DF readout
DF2 display 08.jpg | Timing diagram zoomed
DF2 display 02.jpg | Map diagram with octal cursor-position readout
DF2 display 07.jpg | Map diagram with binary cursor-position readout
DF2 display 03.jpg | Octal state table without reference
DF2 display 04.jpg | Binary state table with reference
DF2 display 05.jpg | DF2 GPIB table (random data)
DF2 display 06.jpg | DF2 ASCII table (16 bit mode in 2 columns). Note lowercase character "o" is displayed as <O>.
Tek_7D01-DF01_timing.jpg  | 7D01 + DF1/DF2 Timing Diagram (with DF1/DF2 readout)
Tek_7D01-DF01_table.jpg    | 7D01 + DF1/DF2 State Table example - 8 bit mode, 7D01 table left with highlighted differences to DF1/DF2 reference table on the right
</gallery>
==Components==
{{Parts|DF1}}
{{Parts|DF2}}
[[Category:7000 series special-function plugins]]
[[Category:Logic analyzers]]