7D01: Difference between revisions

From TekWiki
Jump to navigation Jump to search
No edit summary
No edit summary
Line 19: Line 19:
* 8 channels at 508 bits/channel, maximum external clock period 20ns (50MHz)
* 8 channels at 508 bits/channel, maximum external clock period 20ns (50MHz)
* 16 channels at 254 bits/channel, maximum external clock period 40ns (25MHz)
* 16 channels at 254 bits/channel, maximum external clock period 40ns (25MHz)
'''Note about external clock rates''' (from Jim Mauck):
''When I was a Tek Service Technician I worked on the 7D01. For several years I tested every 7D01 I worked on (and that was a lot of them) with a 100MHz external clock in 16 channel mode. I would use a DF2 and set it to reacquire continuously as long as the 7D01 memory was the same as the original data I stored into the DF2 memory. The analyzer would run for hours without error. The funny part is that it wasn't until I had been doing this for several years that I realized it wasn't specified to run at that frequency. I continued to test them that way even after I discovered my error. However the instrument exceeding the specifications might be due to the data source providing a generous setup and hold time relative to the active clock edge.''
}}
}}
{{Spec | Sampling Rate | 10 ns to 5 ms per sample (1—2—5) or external clock up to 50 MHz}}
{{Spec | Sampling Rate | 10 ns to 5 ms per sample (1—2—5) or external clock up to 50 MHz}}
Line 33: Line 29:
{{EndSpecs}}
{{EndSpecs}}
[[Category:Specifications needed]] ''please add''
[[Category:Specifications needed]] ''please add''
==Notes==
'''Note about external clock rates''' (from Jim Mauck):
''When I was a Tek Service Technician I worked on the 7D01. For several years I tested every 7D01 I worked on (and that was a lot of them) with a 100MHz external clock in 16 channel mode. I would use a DF2 and set it to reacquire continuously as long as the 7D01 memory was the same as the original data I stored into the DF2 memory. The analyzer would run for hours without error. The funny part is that it wasn't until I had been doing this for several years that I realized it wasn't specified to run at that frequency. I continued to test them that way even after I discovered my error. However the instrument exceeding the specifications might be due to the data source providing a generous setup and hold time relative to the active clock edge.''


==Links==
==Links==

Revision as of 07:11, 10 September 2016

Template:Plugin Sidebar 2 The Tektronix 7D01 is a logic analyzer plug-in for the 7000-series scopes. Compatible extension modules include the DF1 and DF2 display formatters and the DL2 latch (glitch detector).

Key Specifications

Channels
  • 4 channels at 1016 bits/channel, maximum external clock period 10ns (100MHz)
  • 8 channels at 508 bits/channel, maximum external clock period 20ns (50MHz)
  • 16 channels at 254 bits/channel, maximum external clock period 40ns (25MHz)
Sampling Rate 10 ns to 5 ms per sample (1—2—5) or external clock up to 50 MHz
Trigger Sources
  • external
  • channel 0 data
  • 16 channel word recognizer
  • manual

please add

Notes

Note about external clock rates (from Jim Mauck):

When I was a Tek Service Technician I worked on the 7D01. For several years I tested every 7D01 I worked on (and that was a lot of them) with a 100MHz external clock in 16 channel mode. I would use a DF2 and set it to reacquire continuously as long as the 7D01 memory was the same as the original data I stored into the DF2 memory. The analyzer would run for hours without error. The funny part is that it wasn't until I had been doing this for several years that I realized it wasn't specified to run at that frequency. I continued to test them that way even after I discovered my error. However the instrument exceeding the specifications might be due to the data source providing a generous setup and hold time relative to the active clock edge.

Links

Pictures