DF1: Difference between revisions

From TekWiki
Jump to navigation Jump to search
No edit summary
No edit summary
 
(43 intermediate revisions by 5 users not shown)
Line 1: Line 1:
{{Plugin Sidebar 2|
{{Plugin Sidebar
title=Tektronix DF1|
|manufacturer=Tektronix
summary="Display Formatter"|
|series=7D01
image=Tek df1 front.JPG|  
|type=DF1
caption=DF1 front panel|
|summary=display formatter
introduced=1977 |
|image=Tek df1 front.JPG
discontinued=1985 |
|caption=DF1 front panel
series=[[7D01]]|
|introduced=1976
manuals=
|discontinued=1985
* [http://w140.com/smb/df1_sm.pdf Tektronix DF1 Manual (OCR, PDF)]
|designers=Murlan Kaufman;Dave Lowry;Jeff Bradford;Ed Wolf
|manuals=
'''DF1'''
* [[Media:070-2149-00.pdf|DF1 Operators Manual]] (OCR)
* [[Media:070-2150-00.pdf|DF1 Instruction Manual]] (OCR)
* [[Media:DF1 Brochure 1976.pdf|Tektronix DF1 Brochure 1976]]
 
'''DF2'''
* [[Media:070-2478-00.pdf|Tektronix DF2 Manual]] (OCR)
* [[Media:Tek_DF1_DF2_Anleitung_Deutsch.pdf|Tektronix DF1/DF2 Anleitung]] (Operators Manual, German, OCR)
 
{{ROM Images}}
* U284: [[Media:156-0899-00.bin|156-0899-00]] (2K×8, GI RO-3-8316 or [[Mostek MK31000]])
* U294: [[Media:156-0900-00.bin|156-0900-00]] (2K×8, GI RO-3-8316 or [[Mostek MK31000]])  
* U820: [[Media:156-1132-00.bin|156-1132-00]] (2K×8, [[6831B]], DF2 only)
}}
}}
The '''Tektronix DF1''', [[introduced in 1977]], is a "display formatter" for use with the [[7D01|7D01 logic analyzer]]. It adds "data domain displays" (binary, octal and hexadecimal state tables, and a function map display) to the 7D01's time-domain display. It can store a reference table, to which the captured data can be compared.  The DF1 was [[introduced in 1977]].
The '''Tektronix DF2''', [[introduced in 1978]], is the same as the DF1 with the exception of an added front-panel "Menu" key and an additional ROM (on a daughter board) that supports GPIB and ASCII modes. 
The DF2 does not have a GPIB interface, it can only analyze external GPIB traffic.  For this purpose, a [[103-0209-00|103-0209-00 GPIB to probe comb adapter]] was supplied with the DF2, which connects GPIB DIO1..DIO8 to CH8..CH15, DAV to the CLOCK input, ATN to CH7, EOI to CH6, SRQ to CH5, and REN to CH4.  GPIB signals DAV, NRFD, NDAC and IFC brought out to pins on the connector.  CH3..0 are user defined inputs that can track any of these signals, or others as needed.  For GPIB analysis, bus data is acquired synchronously using the negative-going edge of the GPIB DAV (Data Valid) line as an external clock.
From TekScope V.8 N.4 1976:
<blockquote>
Project manager for the DF1/DF2 was [[Murlan Kaufman]], with [[Dave Lowry]] and [[Jeff Bradford]] doing the electrical and software design, and [[Ed Wolfe]] doing mechanical design.
[[Roy Kaufman]] and [[Joe Gaudio]], Evaluation Engineers, and [[Dave McCullough]], Marketing Program Manager, also made valuable contributions.
Special thanks are due to [[Jack Lyngdal]] and [[Nick Colvin]], Manufacturing; [[Betty Spohn]], ECB; [[Jan Bowden]], Prototypes; and to everyone else who contributed to a a speedy, efficient completion of the project.
</blockquote>
{{BeginSpecs}}
{{Spec | Memory | One reference table memory, 1KB, same as 7D01 capacity (max. 16 channels at 254 bits/ch), plus 1KB display RAM }}
{{Spec | Display modes |
'''7D01/DF1 or DF2'''
* Timing: Standard 7D01 display – 4, 8 or 16 bits
* State table: Hexadecimal, octal, or binary formats; two tables (reference, 7D01 memory) of 17 lines of 16-bit words
* Map: Dot display of the 16 data channels in X-Y coordinate points. Each dot location represents one possible combination of up to 16 inputs to the 7D01.
'''7D01/DF2'''
* GPIB: Displays 17 lines of decoded GPIB operations and/or ASCII data, and up to four user-defined input signal states.
* ASCII: Displays 17 lines of decoded ASCII character along with its binary, octal, or hex value, in either 8– or 16–bit modes.
}}
{{Spec | Reset output | Positive 100 μs pulse, ≤0.4 V / ≥2.4 V }}
{{EndSpecs}}
==Links==
{{Documents|Link=DF1}}
{{Documents|Link=DF2}}
==Internals==
An internal jumper allows the user to select the source of the on-screen readout in timing diagram mode, which can be either the mainframe readout supplied by the 7D01, or superimposed by the DF1/DF2.  The latter is the standard setting and allows the DF1/DF2+7D01 combination to be used in mainframes without readout, e.g. the large-screen [[7603N]].
The DF1/DF2 has no direct connection to the scope mainframe − it attaches to the 7D01 through a 50-pin [[D-sub connector]] on the right side panel only.  The DF1/DF2 and 7D01 are mechanically coupled by three nylon standoffs that slide into cutouts in the 7D01's case rails. The bottom two standoffs are fixed and are inserted first, then the connector is plugged in and the third, sliding, stand-off at the top is moved to its locked position.


The '''Tektronix DF1''' is a display formatter for use with the [[7D01]] logic analyzer. It adds "data domain displays" (binary, octal and hexadecimal state tables, and a function map display) to the 7D01's time-domain display. It can store a reference table, to which the captured data can be compared.
The DF1/DF2 is built around a [[Motorola 6800]] microprocessor with two (DF2: three) 2K×8 masked ROMs and sixteen 1K×1 SRAMs ([[Intel 2102]]).  


The DF1 is built around a Motorola 6800 microprocessor with two 2k×8 masked ROMs and sixteen 1k×1 SRAMs (2101). it attaches to the 7D01 through a 50-pin D-she'll connector on the right side panel.  
The DF1, DF2 and 7D01 are often affected by [[bad TI IC sockets]] and/or ROM failures, see [[7D01/Repairs|the Repairs tab]].


{{MissingSpecs}}
===Memory map===
<small>
{| class="wikitable"
|-
! Address (hex)
! Use
|-
| 0000-007F || Scratchpad RAM (U274, Motorola 6810A)
|-
| 0080-00FF || I/O registers
|-
| 4000-47FF || ROM U820 on DF2 expansion board (156-1132-00, 2k×8, [[6831B]])
|-
| 4800-4FFF || ROM socket on DF2 expansion board, unused
|-
| 5000-57FF || ROM socket on DF2 expansion board, unused
|-
| 5800-5FFF || ROM socket on DF2 expansion board, unused
|-
| 6000-63FF || 1KB RAM
|-
| 8000-63FF || 1KB display RAM, "write-only"
|-
| Axxx      || Vertical map address register (→ U552, U554)
|-
| Cxxx      || Horizontal map address register (→ U452, U454)
|-
| F000-F7FF || ROM U294 (156-0900-00, 2k×8, GI RO-3-8316 or [[Mostek MK31000]])
|-
| F800-FFFF || ROM U284 (156-0899-00, 2k×8, GI RO-3-8316 or [[Mostek MK31000]])
|-
|}
</small>


==Pictures==
==Pictures==


===DF1===
<gallery>
<gallery>
Tek df1 front.JPG|Front
Tek df1 front.JPG                               | DF1 front panel
Tek df1 internal.JPG|Internal
Tek 7d01 and df1 in 7313.jpg                    | [[7D01]] and DF1 in [[7313]]
Tek DF1 right 0670-4661-01.jpg                  | DF1 internal, right side
Tek DF1 left 0670-4662-00 with ROMs removed.jpg | DF1 internal, left side, ROM chips removed from sockets
Tek DF1 left with ROM adapter.jpg              | DF1 internal, left side, with [[7D01/Repairs|ROM replacement piggyback board]] (prototype)
Tek DF1 ROM piggyback PCB.jpg                  | [[7D01/Repairs|ROM replacement piggyback board]] (production)
Tek DF1 keyboard PCB.jpg                        | DF1 front with faceplate removed, showing keyboard PCB. Note three unpopulated key positions.
 
Tek df1 internal right.jpg
Tek df1 internal right.jpg
Tek df1 side connector.JPG|Side connector
Tek df1 side connector.JPG | Side connector
Tek df1 right internal1.jpg
Tek df1 right internal2.jpg
Tek df1 right internal3.jpg
 
</gallery>
 
===DF2===
<gallery>
Tek df2.jpg                | DF2 front panel
Tek df2 7d01 lit.jpg
DF2 GPIB probe.jpg        | [[103-0209-00]] GPIB probe
</gallery>
 
===Displays===
<gallery>
DF2 display 01.jpg | Timing diagram with mainframe readout
DF2 display 09.jpg | Timing diagram with DF readout
DF2 display 08.jpg | Timing diagram zoomed
DF2 display 02.jpg | Map diagram with octal cursor-position readout
DF2 display 07.jpg | Map diagram with binary cursor-position readout
DF2 display 03.jpg | Octal state table without reference
DF2 display 04.jpg | Binary state table with reference
DF2 display 05.jpg | DF2 GPIB table (random data)
DF2 display 06.jpg | DF2 ASCII table (16 bit mode in 2 columns). Note lowercase character "o" is displayed as <O>.
Tek_7D01-DF01_timing.jpg  | 7D01 + DF1/DF2 Timing Diagram (with DF1/DF2 readout)
Tek_7D01-DF01_table.jpg    | 7D01 + DF1/DF2 State Table example - 8 bit mode, 7D01 table left with highlighted differences to DF1/DF2 reference table on the right
</gallery>
</gallery>


==Components==
{{Parts|DF1}}
{{Parts|DF2}}


[[Category:7000 series special-function plugins]]
[[Category:7000 series special-function plugins]]
[[Category:Logic Analyzers]]
[[Category:Logic analyzers]]

Latest revision as of 08:23, 28 June 2024

Tektronix DF1
display formatter
DF1 front panel

Compatible with 7D01

Produced from 1976 to 1985

Manuals
ROM Images
File Pos. Checksum
156-0899-00 U284 a4d703b2
156-0900-00 U294 f84aea79
(All manuals in PDF format unless noted otherwise)
Manuals – Specifications – Links – Pictures

The Tektronix DF1, introduced in 1977, is a "display formatter" for use with the 7D01 logic analyzer. It adds "data domain displays" (binary, octal and hexadecimal state tables, and a function map display) to the 7D01's time-domain display. It can store a reference table, to which the captured data can be compared. The DF1 was introduced in 1977.

The Tektronix DF2, introduced in 1978, is the same as the DF1 with the exception of an added front-panel "Menu" key and an additional ROM (on a daughter board) that supports GPIB and ASCII modes.

The DF2 does not have a GPIB interface, it can only analyze external GPIB traffic. For this purpose, a 103-0209-00 GPIB to probe comb adapter was supplied with the DF2, which connects GPIB DIO1..DIO8 to CH8..CH15, DAV to the CLOCK input, ATN to CH7, EOI to CH6, SRQ to CH5, and REN to CH4. GPIB signals DAV, NRFD, NDAC and IFC brought out to pins on the connector. CH3..0 are user defined inputs that can track any of these signals, or others as needed. For GPIB analysis, bus data is acquired synchronously using the negative-going edge of the GPIB DAV (Data Valid) line as an external clock.

From TekScope V.8 N.4 1976:

Project manager for the DF1/DF2 was Murlan Kaufman, with Dave Lowry and Jeff Bradford doing the electrical and software design, and Ed Wolfe doing mechanical design. Roy Kaufman and Joe Gaudio, Evaluation Engineers, and Dave McCullough, Marketing Program Manager, also made valuable contributions. Special thanks are due to Jack Lyngdal and Nick Colvin, Manufacturing; Betty Spohn, ECB; Jan Bowden, Prototypes; and to everyone else who contributed to a a speedy, efficient completion of the project.

Key Specifications

Memory One reference table memory, 1KB, same as 7D01 capacity (max. 16 channels at 254 bits/ch), plus 1KB display RAM
Display modes

7D01/DF1 or DF2

  • Timing: Standard 7D01 display – 4, 8 or 16 bits
  • State table: Hexadecimal, octal, or binary formats; two tables (reference, 7D01 memory) of 17 lines of 16-bit words
  • Map: Dot display of the 16 data channels in X-Y coordinate points. Each dot location represents one possible combination of up to 16 inputs to the 7D01.

7D01/DF2

  • GPIB: Displays 17 lines of decoded GPIB operations and/or ASCII data, and up to four user-defined input signal states.
  • ASCII: Displays 17 lines of decoded ASCII character along with its binary, octal, or hex value, in either 8– or 16–bit modes.
Reset output Positive 100 μs pulse, ≤0.4 V / ≥2.4 V

Links

Documents Referencing DF1

Document Class Title Authors Year Links
Tekscope 1976 V8 N4 with Supplement.pdf Article A Display Formatter – The Indispensable Tool for the Data Domain Dave Lowry Jeff Bradford 1976
AX-3524.pdf Application Note Troubleshooting a Microprocessor (Logic Analyzer App Note #57K1.0) 1977

Documents Referencing DF2

Document Class Title Authors Year Links
Tekscope 1978 V10 N1.pdf Article New Products 1978
Tekscope 1978 V10 N2.pdf Article Unraveling the Mystery on the GPIB Bruce Ableidinger 1978

Internals

An internal jumper allows the user to select the source of the on-screen readout in timing diagram mode, which can be either the mainframe readout supplied by the 7D01, or superimposed by the DF1/DF2. The latter is the standard setting and allows the DF1/DF2+7D01 combination to be used in mainframes without readout, e.g. the large-screen 7603N.

The DF1/DF2 has no direct connection to the scope mainframe − it attaches to the 7D01 through a 50-pin D-sub connector on the right side panel only. The DF1/DF2 and 7D01 are mechanically coupled by three nylon standoffs that slide into cutouts in the 7D01's case rails. The bottom two standoffs are fixed and are inserted first, then the connector is plugged in and the third, sliding, stand-off at the top is moved to its locked position.

The DF1/DF2 is built around a Motorola 6800 microprocessor with two (DF2: three) 2K×8 masked ROMs and sixteen 1K×1 SRAMs (Intel 2102).

The DF1, DF2 and 7D01 are often affected by bad TI IC sockets and/or ROM failures, see the Repairs tab.

Memory map

Address (hex) Use
0000-007F Scratchpad RAM (U274, Motorola 6810A)
0080-00FF I/O registers
4000-47FF ROM U820 on DF2 expansion board (156-1132-00, 2k×8, 6831B)
4800-4FFF ROM socket on DF2 expansion board, unused
5000-57FF ROM socket on DF2 expansion board, unused
5800-5FFF ROM socket on DF2 expansion board, unused
6000-63FF 1KB RAM
8000-63FF 1KB display RAM, "write-only"
Axxx Vertical map address register (→ U552, U554)
Cxxx Horizontal map address register (→ U452, U454)
F000-F7FF ROM U294 (156-0900-00, 2k×8, GI RO-3-8316 or Mostek MK31000)
F800-FFFF ROM U284 (156-0899-00, 2k×8, GI RO-3-8316 or Mostek MK31000)

Pictures

DF1

DF2

Displays

Components

Some Parts Used in the DF1

Part Part Number(s) Class Description Used in
Intel 2102 156-0291-00 Monolithic integrated circuit 1K×1 static RAM 833 DF1 DF2 P7001 Nicolet 526
MC1408 156-0509-00 Monolithic integrated circuit 8-bit multiplying DAC DF1 7B81P
Mostek MK31000 Monolithic integrated circuit 2k×8 mask-programmable ROM DF1 DF2
Motorola 6800 156-0426-00 156-2413-00 156-5472-01 Monolithic integrated circuit 8-bit microprocessor 021-0206-00 021-0374-00 067-0902-00 067-1137-99 222 222A 222PS 2424L 2445 2465 2467 4051 7250 7912 7912AD 7A16P 7A29P 7B81P 7B90P 833 834 835 836 CG5001 CG551AP CG5010 CG5011 DF1 DF2 DM5010 FG5010 MI5010 SI5010 PS5004 PS5010 SG5010 Keithley 181 Keithley 182 Keithley 175 Keithley 175A Keithley 191 Keithley 192 Keithley 195 Keithley 195A Keithley 197 Keithley 220 Keithley 224 Keithley 230 Keithley 263 Keithley 485 Keithley 580 Keithley 617
Motorola 6810 156-0716-00 Monolithic integrated circuit 128×8 static RAM 021-0206-00 DF1 DF2 Keithley 181


Some Parts Used in the DF2

Part Part Number(s) Class Description Used in
Intel 2102 156-0291-00 Monolithic integrated circuit 1K×1 static RAM 833 DF1 DF2 P7001 Nicolet 526
Mostek MK31000 Monolithic integrated circuit 2k×8 mask-programmable ROM DF1 DF2
Motorola 6800 156-0426-00 156-2413-00 156-5472-01 Monolithic integrated circuit 8-bit microprocessor 021-0206-00 021-0374-00 067-0902-00 067-1137-99 222 222A 222PS 2424L 2445 2465 2467 4051 7250 7912 7912AD 7A16P 7A29P 7B81P 7B90P 833 834 835 836 CG5001 CG551AP CG5010 CG5011 DF1 DF2 DM5010 FG5010 MI5010 SI5010 PS5004 PS5010 SG5010 Keithley 181 Keithley 182 Keithley 175 Keithley 175A Keithley 191 Keithley 192 Keithley 195 Keithley 195A Keithley 197 Keithley 220 Keithley 224 Keithley 230 Keithley 263 Keithley 485 Keithley 580 Keithley 617
Motorola 6810 156-0716-00 Monolithic integrated circuit 128×8 static RAM 021-0206-00 DF1 DF2 Keithley 181